| Name                                                  | ID       | Due date: Fri     | _ Due date: Friday, August 20, 2021 |  |  |
|-------------------------------------------------------|----------|-------------------|-------------------------------------|--|--|
| S&H Co-Design                                         | Homework | <b>#2 Handout</b> | Summer 2021                         |  |  |
| (Zynq-7010, xil_printf(), Zybo Board Interface Files) |          |                   |                                     |  |  |

Refer to the Zynq Book, Zybo Reference Manual (ZYBO\_RM\_B\_V6.pdf), and Zynq-7000 Technical Reference Manual (ug585) and the other related Xilinx user guide (ugxxx) and data sheet (ds187) documents to answer the following questions.

- 1 Define the following terms as used in Zynq-7000 (Most definitions are copied from the Zynq Book.)
  - 1.1 Processing System (PS)

The part of the Zynq device that includes an ARM processor and associated facil ities, and which is capable of running software applications.

1.2 Programmable Logic (PL)

The section of the Zynq device which comprises reconfigurable logic and interconnects. It has the same architecture as 7-series FPGA devices.

1.3 Multiplexed IO (MIO)

The set of peripheral outputs from the Zynq processing system, which are multiplexed to a dedicated 10 bank.

1.4 Extended Multiplexed IO (EMIO)

The mechanism for extending the fixed Multiplexed Input / Output(MIO) facilities of the processing system, by extending into the programmable logic.

1.5 AXI 3.0

A high performance interconnect for use in high clock rate system designs. It is a member of the AMBA family.

1.6 SelectIO

AXI\_GP, AXI\_ACP, AXI\_HP. The general purpose input/output facilities(IOBs) on the Zynq are collectively referred to as SelectIO Resources, and these are organised into banks of 50 IOBs each. Each IOB contains one pad, which provides the physical connection to the outside world for a single input or output signal.

1.7 GPIO

A collective term for the basic user input and output facil ities on a development board, usually including slide switches, push buttons, and LEDs.

- 2 The Zybo's Zynq-7010 chip bears the following marking: "XC7Z010-1CLG400C". It uses the "Ball Grid Array" (BGA) pinout for maximum packaging density. Answer the following questions about the chip. Include sources and evidences to support your answers such as document names and page numbers etc.
  - 2.1 What is the maximum number of physical pin connections available with this particular BGA layout? (Hint: see ug865)

```
20 × 20=400 pins ug865 (v1.9) page78
```

2.2 What is the vertical and horizontal spacing (pitch) between adjacent ball grid pins?

```
0.8mm ug865(v1.9) page 9
```

2.3 What are the overall physical dimensions of the Zybo's Zynq chip?

```
17mm×17mm=289mm^2 ug865(v1.9) page9
```

2.4 How many processing system (PS) I/O pins are available?

```
128 ug865(v1.9) page11
```

2.5 How many programmable logic (PL) ("Select I/O") single-ended I/O pins are available?

```
100 ug865(v1.9) page11
```

2.6 How many programmable logic (PL) ("Select I/O") differential I/O pairs pin pairs are available?

```
48 ug865(v1.90) page11
```

3 Find out if I/O pins on the Zybo board are mapped to either MIO or Select I/O pins from ZYBO FPGA Board Reference Manual 2016 available from

https://reference.digilentinc.com/ media/zybo:zybo rm.pdf.

3.1 Circle the components on Zybo below that are connected to MIO pins.



- 3.2 Find where MicroSD interface pins are connected, Select I/O or MIO, and their pin numbers? You can include screen shots as your answer.
- 3.3 Find where HDMI interface pins are connected, Select I/O or MIO, and their pin numbers? Include screen shots to support your answer.

| Signal Name | Description | Zynq Pin | SD Slot Pin |
|-------------|-------------|----------|-------------|
| SD_D0       | Data[0]     | MIO42    | 7           |
| SD_D1       | Data[1]     | MIO43    | 8           |
| SD_D2       | Data[2]     | MIO44    | 1           |
| SD_D3       | Data[3]     | MIO45    | 2           |
| SD_CCLK     | Clock       | MIO40    | 5           |
| SD_CMD      | Command     | MIO41    | 3           |
| SD_CD       | Card Detect | MIO47    | 9           |



4 Describe major differences between printf() and xil\_printf() and why and when xil\_printf() is better than printf(). (Hint: read the header of xil\_printf().c source code.) Include screen shots to support your conclusion.

```
/*-----*/

/* The purpose of this routine is to output data the */

/* same as the standard printf function without the */

/* overhead most run-time libraries involve. Usually */

/* the printf brings in many kilobytes of code and */

/* that is unacceptable in most embedded systems. */

/*-----*/
```

Compared with Xil\_printf(), printf() will execute many programs from libraries and the ELFs containing printf() will be larger than them containing Xil\_printf(). In this case, when the project has high demands on space and speed, Xil\_printf() is much better than printf().

- 5 Read the source code for xil\_printf(), describe what it does and how it is implemented to accomplish its function. Include screen shot or reference pages to support your conclusion.
  - 5.1 Where is the base address of the STDOUT and STDIN. Describe the call structure and how the driver knows the base address of UART 1.
  - 5.2 Describe the call structure and how
  - 5.3 How does xil\_printf() know where or which com port, to send its formatted character string?
  - 5.4 How are data received and transmitted?
  - 5.5 Are the sending and transmitting subroutines interrupt-driven or blocking calls?
  - 5.6 Indicate how Level 1 driver of xil\_printf() relates to Level 0 driver of uart device. Hint: xil\_printf() uses outbyte() from uartps\_3\_0 library, which sends data to UART 1. Include screen captures to support your answer.

```
5.1
STDOUT: 0xE0001000
STDIN: 0xE0001000

5.2
call structure: void xil_printf( const char8 *ctrl1, ...)
The base address of UART1 is the same as the base address of STDOUT

5.3
It uses XUartPs_SendByte() to choose com port, which depends on the base address of STDOUT and UART1

5.4
receive: XUartPs_RecvByte()
send: XUartPs_SendByte()

5.5
blockig calls

5.6
```

- 6 Zybo Board Interface Files. Use XML Notepad from Microsoft to describe how Pmod Connector JC is defined in Board Support File A.0 for zybo-z7-10. Include screen captures to support your description. (zybo-z7-10 board files can be downloaded from https://github.com/Digilent/vivado-boards/archive/master.zip. XML Notepad is available from http://www.lovettsoftware.com/downloads/xmlnotepad/readme.htm.)
  - 6.1 How is the component defined?
  - 6.2 How is connection defined?
  - 6.3 Where in the board file and how is the interface defined?
  - 6.4 How are the pins described and mapped between logical and physical pins?

The board interface file is under directory:

C:\Xilinx\Vivado\2016.2\data\boards\board files\zybo-z7-10.

The xml files can be reviewed and edited with the free Microsoft XML Notepad available from Microsoft Download Center. Or at this website:

http://www.lovettsoftware.com/downloads/xmlnotepad/XmlNotepad.application.



6.1 The component is named jc, and it has some other attributes, such as display name, type, sub\_type major group, description.

6.2 The connection is defined as part0 jc. The two components are part0 and jc.

6.3 All interfaces are defined under the first component of part0.

The interface has many attributes. They are mode,name,type,of\_component,preset\_proc,port\_maps, parameters,preferred\_ips.

```
cinterface mode="slave" name="hdmi_in" type="digilentinc.com:interface:tmds_rtl:1.0" of_component="hdmi_in" preset">
cyperferred ips>
cyperferred ipso
cyperferred ipsomposed port="TMDS_IN_clk_p" dir="in">
cyperferred ips>
cyperferred ips>
cyperferred ips>
cyperferred ips cyperferred ipsomposed port="TMDS_IN_data p_0"/>
cyperferred ips>
cyperferred ips cyperferred ipsomposed port="TMDS_IN_data p_1"/>
cyperferred ips cyperferred ips cyperferred ipsomposed port="TMDS_IN_data p_2"/>
cyperferred ips cyperferred ipsomposed port="TMDS_IN_data n_0"/>
cyperferred ips>
cype
```

6.4 The pins are described and mapped in part0\_pins.xml file between logical and physical pins. For example, JC1 to JC10 are connected to pins 55 to 62.each one is connected to a physical pin such as JC1 on V15, JC2 on W15, etc.